Content area

Abstract

In this work, we study the impact of random interface traps (RITs) at the interface of SiOx/Si on the electrical characteristic of 16-nm-gate high-κ/metal gate (HKMG) bulk fin-type field effect transistor (FinFET) devices. Under the same threshold voltage, the effects of RIT position and number on the degradation of electrical characteristics are clarified with respect to different levels of RIT density of state (Dit). The variability of the off-state current (Ioff) and drain-induced barrier lowering (DIBL) will be severely affected by RITs with high Dit varying from 5 × 1012 to 5 × 1013 eV−1 cm−2 owing to significant threshold voltage (Vth) fluctuation. The results of this study indicate that if the level of Dit is lower than 1 × 1012 eV−1 cm−2, the normalized variability of the on-state current, Ioff, Vth, DIBL, and subthreshold swing is within 5%.

Details

Title
Electrical characteristic fluctuation of 16-nm-gate high-κ/metal gate bulk FinFET devices in the presence of random interface traps
Pages
633
Publication year
2014
Publication date
Dec 2014
Publisher
Springer Nature B.V.
ISSN
19317573
e-ISSN
1556276X
Source type
Scholarly Journal
Language of publication
English
ProQuest document ID
1708028314
Copyright
Copyright Springer Nature B.V. Dec 2014