Content area

Abstract

A generic hardware structure, which is the target for a system level VLSI synthesis system, is described. The specification of a real-time control system is defined, in the language BEADLE, as a logical network of concurrently active sequential tasks that synchronize to communicate. The architecture was designed to implement such specifications using a number of node processors, one per task, interconnected via a customized communications network. The novelty of the approach is that the generic architecture is personalized by a high-level synthesis system for an application. The resulting hardware architecture is defined in VHDL and is used as an input to lower-level physical synthesis tools. The relationship between the BEADLE language and the generic architecture is described, along with details of how the architecture is customized for specific applications.

Details

10000008
Title
A generic hardware architecture to support the system level synthesis of digital systems
Publication title
Volume
40
Issue
4
Pages
225
Number of pages
16
Publication year
1994
Publication date
May 1994
Publisher
Elsevier Sequoia S.A.
Place of publication
Amsterdam
Country of publication
Switzerland
ISSN
01656074
CODEN
MMICDT
Source type
Scholarly Journal
Language of publication
English
Document type
PERIODICAL
Accession number
00870060
ProQuest document ID
218910134
Document URL
https://www.proquest.com/scholarly-journals/generic-hardware-architecture-support-system/docview/218910134/se-2?accountid=208611
Copyright
Copyright Elsevier Sequoia S.A. May 1994
Last updated
2023-11-29
Database
ProQuest One Academic