Abstract

Reconfigurable sequential circuits find applications in various digital systems, including communication networks, data processing units, embedded systems, and FPGA-based designs. Their ability to adapt and reconfigure their functionality on-the-fly allows them to accommodate dynamic requirements and optimize the use of hardware resources. Traditional implementations of sequential circuits involve static configurations, where the logic and functionality are fixed during synthesis. While these methods are straightforward to design and implement, they lack adaptability and cannot be modified without redesigning the entire circuit. The proposed method involves the utilization of a dedicated Reconfigurable Logic Block (RLB) within the sequential circuits, allowing for dynamic configuration changes without altering the overall circuit structure. The RLB can be programmed to provide different logic functions using look up tables, multiplexers, enabling the sequential circuit such as counters and shift registers to change its behaviour.

Details

Title
Design of Reconfigurable Logic Block Based Sequential Circuits Using Look Up Table Logics
Author
Muneesa, Haleem 1 ; Deepika, Jakkala Yoga 1 ; Prasanna, Obulam Yogendra Lakshmi 1 ; Sumasree, Gummadi 1 ; Thaslim, Shaik 1 

 Department of Electronics and Communication Engineering, Geethanjali Institute of Science and Technology, Nellore 
Pages
195-204
Section
Research Article
Publication year
2024
Publication date
2024
Publisher
Ninety Nine Publication
e-ISSN
13094653
Source type
Scholarly Journal
Language of publication
English
ProQuest document ID
3070032730
Copyright
© 2024. This work is published under http://creativecommons.org/licenses/by/4.0/ (the “License”). Notwithstanding the ProQuest Terms and Conditions, you may use this content in accordance with the terms of the License.