Abstract

This paper addresses the issues of logical allocation state constraints, invalid state switching, and program redundancy in the software design process of the signal processor in the T-type three-level inverter. It combines the importance and advantages of modular thinking in software design to propose a solution method for software modularization based on functional analysis and hierarchical module division. The article presents simulation tests and experimental results of the software modularization of the T-type three-level inverter implemented based on FPGA/CPLD chips, validating the feasibility and effectiveness of this design approach.

Details

Title
Design and implementation of software modularization in T-type three-level inverter
Author
Ding, Qingshu; Dou, Zechun; Chen, Yanping; Fu, Hangjie; Wang, Jiayi
First page
012042
Publication year
2024
Publication date
Aug 2024
Publisher
IOP Publishing
ISSN
17426588
e-ISSN
17426596
Source type
Scholarly Journal
Language of publication
English
ProQuest document ID
3089492748
Copyright
Published under licence by IOP Publishing Ltd. This work is published under https://creativecommons.org/licenses/by/4.0/ (the “License”). Notwithstanding the ProQuest Terms and Conditions, you may use this content in accordance with the terms of the License.