Content area

Abstract

The digital integrated circuit (IC) design industry is continuously evolving. However, the rapid advancements in technology are accompanied by major reliability concerns. Conventional clock-based synchronous designs become exceedingly susceptible to transient errors, caused by radiation rays, power jitters, electromagnetic interferences (EMIs), and/or other noise sources, primarily due to aggressive device and voltage scaling. quasi-delay-insensitive (QDI) asynchronous (clockless) circuits demonstrate inherent robustness against such transient errors, owing to their unique architecture. However, they are not completely immune. This article presents a hardened QDI Sleep Convention Logic (SCL) asynchronous architecture, which can fully recover from radiation-induced single-event effects such as single-event upset (SEU) and single-event latch-up (SEL). Multiple benchmark circuits are designed based on the proposed architecture. The simulation results indicate that the proposed designs offer substantial energy savings per operation, dissipate substantially less power during idle phases, and have lower area footprints in comparison to designs based on an existing resilient Null Convention Logic (NCL) architecture at the cost of increased latency. In addition, a formal verification framework for the proposed architecture is also presented. The performance and scalability of the proposed verification scheme are demonstrated using several multiplier benchmark circuits of varying width.

Details

1009240
Title
DMR-SCL: A Design and Verification Framework for Redundancy-Based Resilient Asynchronous Sleep Convention Logic Circuits
Author
Datta, Mithun 1 ; Mazumder, Dipayan 1   VIAFID ORCID Logo  ; Bodoh, Alexander C 1   VIAFID ORCID Logo  ; Sakib, Ashiq A 2   VIAFID ORCID Logo 

 Department of Electrical and Computer Engineering, Florida Polytechnic University, Lakeland, FL 33805, USA; [email protected] (M.D.); [email protected] (D.M.); [email protected] (A.C.B.) 
 Department of Electrical and Computer Engineering, Southern Illinois University Edwardsville, Edwardsville, IL 62026, USA 
Publication title
Volume
14
Issue
5
First page
884
Publication year
2025
Publication date
2025
Publisher
MDPI AG
Place of publication
Basel
Country of publication
Switzerland
Publication subject
e-ISSN
20799292
Source type
Scholarly Journal
Language of publication
English
Document type
Journal Article
Publication history
 
 
Online publication date
2025-02-23
Milestone dates
2025-01-20 (Received); 2025-02-20 (Accepted)
Publication history
 
 
   First posting date
23 Feb 2025
ProQuest document ID
3176377897
Document URL
https://www.proquest.com/scholarly-journals/dmr-scl-design-verification-framework-redundancy/docview/3176377897/se-2?accountid=208611
Copyright
© 2025 by the authors. Licensee MDPI, Basel, Switzerland. This article is an open access article distributed under the terms and conditions of the Creative Commons Attribution (CC BY) license (https://creativecommons.org/licenses/by/4.0/). Notwithstanding the ProQuest Terms and Conditions, you may use this content in accordance with the terms of the License.
Last updated
2025-03-12
Database
ProQuest One Academic