Content area

Abstract

Conference Title: 2025 4th International Symposium on Semiconductor and Electronic Technology (ISSET)

Conference Start Date: 2025 July 24

Conference End Date: 2025 July 26

Conference Location: Xi'an, China

To address the challenges of design complexity and low feasibility in data receiving circuit design of 4 Gsps 12 Bit Digital-to-Analog Converter (DAC), a receiving circuit conforming to JESD204B protocol is designed in this paper. The physical layer of the circuit is completed by Gigabit Transceiver (GTX) IP core. The link layer adopts the four-byte parallel processing structure, reduces the system clock requirement from 1 GHz to 250 MHz and proposes the use of a four-byte data adjustment function to align tail position of multi-frame, which is convenient for frame data processing. The transport layer restores the frame data at the link layer to the sampled data. On the Field Programmable Gate Array (FPGA) platform, the JESD204B sender IP core is invoked to simulate the sender to send data, and the receiving circuit is jointly verified. The experimental results show that the circuit complies with the JESD204B receiving protocol, meets the data receiving requirements of 4 Gsps 12 Bit DAC and occupies less resources than single-byte and double-byte design schemes under the same processing effect.

Details

Title
Design of JESD204B Receiving Circuit in a 4Gsample/s 12Bit DAC
Author
Liu, Yu 1 ; Yang, Feng 1 ; Feng, Zhenfu 1 

 Xi’an University of Posts and Telecommunications,School of Electronic Engineering,Xi’an,China 
Pages
6-9
Number of pages
4
Publication year
2025
Publication date
2025
Publisher
The Institute of Electrical and Electronics Engineers, Inc. (IEEE)
Place of publication
Piscataway
Country of publication
United States
Source type
Conference Paper
Language of publication
English
Document type
Conference Proceedings
Publication history
 
 
Online publication date
2025-10-09
Publication history
 
 
   First posting date
09 Oct 2025
ProQuest document ID
3259902028
Document URL
https://www.proquest.com/conference-papers-proceedings/design-jesd204b-receiving-circuit-4gsample-s/docview/3259902028/se-2?accountid=208611
Copyright
Copyright The Institute of Electrical and Electronics Engineers, Inc. (IEEE) 2025
Last updated
2025-10-11
Database
ProQuest One Academic