Abstract

The paper presents a second order current mode sigma-delta modulator designed with the help of a new elaborated tool to optimize the transistor sizes. The circuit is composed of two continuous time loop filters, a current comparator and a one bit DAC with a current output. The resulting circuit, designed in a 65 nm 1.2 V CMOS technology, has a bandwidth of 2 MHz for a clock frequency of 250 MHz. The electrical simulation results show that it achieves a maximum signal-to-noise-plus-distortion ratio (SNDR) of 53.6 dB while dissipating 93 μW, which corresponds to an efficiency of 59.7 fJ/conv. The fully current mode structure makes the circuit suitable to be applied in a current mode signal processing like biosensors or image pixels arrays.

Details

Title
Current mode sigma-delta modulator designed with the help of transistor's size optimization tool
Author
Sniatala, P; Naumowicz, M; Handkiewicz, A; Szczesny, S; Melo, JLA de; Paulino, N; Goes, J
Pages
919-922
Publication year
2015
Publication date
2015
Publisher
Polish Academy of Sciences
ISSN
02397528
e-ISSN
23001917
Source type
Scholarly Journal
Language of publication
English; German; French
ProQuest document ID
1861400716
Copyright
Copyright De Gruyter Open Sp. z o.o. 2015