Abstract

Comparatorsareone of the basic devices that is mostly used in analog-to-digital converters (ADC). Designing low-power circuits with CMOS technology has been a serious research problem for several years. Nowadays the need of low power electronics became vital in various fields. In this paper, stacking technique is used to reduce the power consumed by the comparator.65nm CMOS process is used to design and simulate the comparator. The power consumption ofproposed comparator is compared with thepower consumption of double tail dynamic latch comparator. The proposed approach obtained less power consumption results.

Details

Title
Design and Analysis of Dynamic Comparator Implemented Using Stacking Technique
Author
Suman, Shruti 1 ; P Hruthik Sai Upendra 1 ; Y Sai Sree Vishnu 1 

 Dept. of ECE, KoneruLakshmaiah Education Foundation, Guntur, AP, India 
Publication year
2021
Publication date
Feb 2021
Publisher
IOP Publishing
ISSN
17426588
e-ISSN
17426596
Source type
Scholarly Journal
Language of publication
English
ProQuest document ID
2512943787
Copyright
© 2021. This work is published under http://creativecommons.org/licenses/by/3.0/ (the “License”). Notwithstanding the ProQuest Terms and Conditions, you may use this content in accordance with the terms of the License.