Abstract

Dynamic comparators are highly utilized in design of high-speed digital circuits. More precisely, Low power and high-speed dynamic comparators are the key elements in manufacturing of CPUs in many electronic devices. These CPUs consist of many comparison circuits known as comparators. This journal paper presents a low voltage thereby a low power Double Tail Dynamic Comparator (DTDC) with relatively less power consumption when compared to existing designs. In this journal paper, various types of dynamic comparators are discussed and compared with the proposed design. Dynamic comparators based on Double Tail technique, floating inverter amplifier technique and regenerative latch technique etc., are compared to the proposed design. This design is simulated using 250nm technology with the aid of Tanner EDA simulation tool. The pre-amplification process in this proposed design is implemented using Self-biasing technique. Self-biasing technique produces low kick back noise during the operation of this proposed design. The simulated results are mentioned below.

Details

Title
Design and Implementation of Low-Power Dynamic Comparator
Author
Mantravadi, Nagesh 1 ; Rooban, S 1 ; Shankar, G Mani 2 ; Surya, M Uday 2 ; Saikrishna, N 2 ; Prabu, A V

 Associate Professor, Koneru Lakshmaiah Education Foundation, AP, India 
 Department of ECE, Koneru Lakshmaiah Education Foundation, AP, India 
Pages
538-544
Section
Research Article
Publication year
2021
Publication date
2021
Publisher
Ninety Nine Publication
e-ISSN
13094653
Source type
Scholarly Journal
Language of publication
English
ProQuest document ID
2623465031
Copyright
© 2021. This work is published under https://creativecommons.org/licenses/by/4.0 (the “License”). Notwithstanding the ProQuest Terms and Conditions, you may use this content in accordance with the terms of the License.